## CZ3007 Compiler Techniques

Review (Week 9)

### Recap

- 1. Introduction/Overview
  - 1) What a code generator will do
  - 2) Runtime environment of a program
  - Multi-pass process of generating and optimising code
  - 4) Interpreting VM code and just-in-time compilation
- 2. Overview of the JVM (up to slide 36)
  - 1) Runtime memory organisation
  - 2) Bytecode
  - 3) Stack-based computation

## What a code generator will do

Abstract syntax tree

Code Generator

Executable code

# Runtime environment of a program

#### **Memory layout**



## Multi-pass process of generating and optimising code



Interpreting VM code and just-in-time compilation



In the runtime memory layout of a program (in a language like C, C++)

- 1. The code area is of fixed size or variable size?
- 2. The static data area is of fixed size or variable size?
- 3. The stack area is of fixed size or variable size?
- 4. The heap area is of fixed size or variable size?

In the runtime memory layout of a program (in a language like C, C++)

- 1. The code area is of fixed size or variable size? Fixed
- 2. The static data area is of fixed size or variable size? Fixed
- 3. The stack area is of fixed size or variable size? Variable
- 4. The heap area is of fixed size or variable size? Variable

Is it possible that running code on a virtual machine like the Java Virtual Machine could be faster than running native code?

Is it possible that running code on a virtual machine like the Java Virtual Machine could be faster than running native code?

- Optimization done by a compiler is based on static information. E.g.
  - avoid re-computation of some expressions.
  - $x = x^2$ ;  $\Rightarrow x = x^*x$ ;
  - x = 5\*2\*y;  $\Rightarrow x = 10*y$ ;
- JVM can do more targeted optimization so it could be faster in some cases. E.g.
  - An example of more targeted optimization is that the JIT compilation may be able to use specific CPU model's features not generally available to achieve faster execution (like vector instructions)
  - Many optimizations are only feasible at runtime

#### Recap

- 1. Introduction/Overview
  - 1) What a code generator will do
  - 2) Runtime environment of a program
  - Multi-pass process of generating and optimising code
  - 4) Interpreting VM code and just-in-time compilation
- 2. Overview of the JVM (up to slide 36)
  - 1) Runtime memory organisation
  - 2) Bytecode
  - 3) Stack-based computation

In the runtime memory organization of a Java program

- 1. Is the method area one per thread or shared?
- 2. Is the heap area one per thread or shared?
- 3. Is the stack area one per thread or shared?

In the runtime memory organization of a Java program

- 1. Is the method area one per thread or shared? **Shared**.
- 2. Is the heap area one per thread or shared? Shared.
- 3. Is the stack area one per thread or shared? One per thread.

#### Question

 Using JVM bytecode as an example. Why do we say that bytecode is often more compact than native code?



#### RM Instruction Set Format

| 31 28 | 327          |            |     | 16      | 15      | 87            |        |   | 0       |
|-------|--------------|------------|-----|---------|---------|---------------|--------|---|---------|
| Cond  | 0 ( I Opcode |            |     | Rn      | Rd      |               |        |   |         |
| Cond  | 0 0 0 0      | 0 0 A      | S   | Rd      | Rn      | Rs            | 1 0 0  | 1 | Rm      |
| Cond  | 0 0 0 0      | 1 U A      | S   | RdHi    | RdLo    | Rs            | 1 0 0  | 1 | Rm      |
| Cond  | 0 0 0 1      | 0 B 0      | 0   | Rn      | Rd      | 0 0 0 0       | 1 0 0  | 1 | Rm      |
| Cond  | 0 1 I P      | U B W      | L   | Rn      | Rd      | Offset        |        |   |         |
| Cond  | 1 0 0 P      | U S W      | L   | Rn      |         | Register List |        |   |         |
| Cond  | 0 0 0 P      | U 1 W      | L   | Rn      | Rd      | Offset1       | 1 S H  | 1 | Offset2 |
| Cond  | 0 0 0 P      | U O W      | L   | Rn      | Rd      | 0 0 0 0       | 1 S H  | 1 | Rm      |
| Cond  | 1 0 1 L      | Offset     |     |         |         |               |        |   |         |
| Cond  | 0 0 0 1      | 0 0 1      | . 0 | 1 1 1 1 | 1 1 1 1 | 1 1 1 1       | 0 0 0  | 1 | Rn      |
| Cond  | 1 1 0 P      | U N W      | L   | Rn      | CRd     | CPNum         | Offset |   |         |
| Cond  | 1 1 1 0      | 0p1        |     | CRn     | CRd     | CPNum         | 0p2    | 0 | CRm     |
| Cond  | 1 1 1 0      | 0p1        | L   | CRn     | Rd      | CPNum         | 0p2    | 1 | CRm     |
| Cond  | 1 1 1 1      | SWI Number |     |         |         |               |        |   |         |

#### Instruction type

Data processing / PSR Transfer

Multiply

Long Multiply (v3M / v4 only)

Swap

Load/Store Byte/Word

Load/Store Multiple

Halfword transfer : Immediate offset (v4 only)

Halfword transfer: Register offset (v4 only)

Branch

Branch Exchange (v4T only)

Coprocessor data transfer

Coprocessor data operation

Coprocessor register transfer

Software interrupt



# Please complete the online teaching feedback by 11.59pm, this Sunday.

Thank you!

